CMOS circuits for Quantum Computing applications require FETs operating at cryogenic temperatures. In this work, we aim to present one of the first insights on the ability of the industry standard compact model BSIMCMG in capturing low temperature device physics. We have performed wafer-level DC-IV measurements on multi-fin n- channel bulk FinFETs with 3–4 nm wide fins and down to 20 nm designed gate length across a range of temperatures spanning from 393 K down to 4 K. Our initial results show that while our model to hardware correlation at room temperature is acceptable, at cryogenic temperatures the model may need improvement, especially in the saturation region of the device operation.
Gupta, S, Rathi, A, Parvais, B & Dixit, A 2021, 'Cryogenic temperature DC-IV measurements and compact modeling of n-channel bulk FinFETs with 3–4 nm wide fins and 20 nm gate length for quantum computing applications', Solid-State Electronics, vol. 185, 108089. https://doi.org/10.1016/j.sse.2021.108089
Gupta, S., Rathi, A., Parvais, B., & Dixit, A. (2021). Cryogenic temperature DC-IV measurements and compact modeling of n-channel bulk FinFETs with 3–4 nm wide fins and 20 nm gate length for quantum computing applications. Solid-State Electronics, 185, Article 108089. https://doi.org/10.1016/j.sse.2021.108089
@article{0afd32efc9b84383af3198db9fd8c1e0,
title = "Cryogenic temperature DC-IV measurements and compact modeling of n-channel bulk FinFETs with 3–4 nm wide fins and 20 nm gate length for quantum computing applications",
abstract = "CMOS circuits for Quantum Computing applications require FETs operating at cryogenic temperatures. In this work, we aim to present one of the first insights on the ability of the industry standard compact model BSIMCMG in capturing low temperature device physics. We have performed wafer-level DC-IV measurements on multi-fin n- channel bulk FinFETs with 3–4 nm wide fins and down to 20 nm designed gate length across a range of temperatures spanning from 393 K down to 4 K. Our initial results show that while our model to hardware correlation at room temperature is acceptable, at cryogenic temperatures the model may need improvement, especially in the saturation region of the device operation.",
keywords = "BSIM-CMG, Compact models, Cryogenic, FINFET",
author = "Sumreti Gupta and Aarti Rathi and Bertrand Parvais and Abhisek Dixit",
year = "2021",
month = nov,
doi = "10.1016/j.sse.2021.108089",
language = "English",
volume = "185",
journal = "Solid-State Electronics",
issn = "0038-1101",
publisher = "Elsevier",
}